अमूर्त

Dual Dynamic Node Flip-Flop Design with an Embedded Logic Design

A.Ramakrishna, K.Sarada

In this paper, we present another dual dynamic node hybrid flip-flop (DDFF) and a novel embedded logic module (DDFF-ELM) focused around DDFF. The proposed designs dispense with the extensive capacitance display in the precharge node of a several state-of-the-art-designs by split dynamic node structure to independently drive the output pull up and pull down transistors. The aim of the DDFF-ELM is to decrease pipeline overhead. It shows an area, power, and speed effective system to join complex logic functions into the flip-flop. The execution examinations made in a 90 nm technology when contrasted with the Semi dynamic flip-flop, with no degradation in speed execution. The leakage power and process voltage-temperature variations of different designs are contemplated in subtle element and are contrasted with the proposed designs.

अस्वीकृति: इस सारांश का अनुवाद कृत्रिम बुद्धिमत्ता उपकरणों का उपयोग करके किया गया है और इसे अभी तक समीक्षा या सत्यापित नहीं किया गया है।

में अनुक्रमित

Index Copernicus
Academic Keys
CiteFactor
Cosmos IF
RefSeek
Hamdard University
World Catalogue of Scientific Journals
International Innovative Journal Impact Factor (IIJIF)
International Institute of Organised Research (I2OR)
Cosmos

और देखें